## **Deshun Qu** Xiaochi Liu, Ming Huang, Faisal Ahmed and Won Jong Yoo\* SKKU Advanced Institute of Nano-Technology (SAINT) Sungkyunkwan University, 2066 Seobu-ro, Jangan-gu, Suwon, Gyeonggi-do, 16419, Korea.

qudeshun@skku.edu

## Carrier type modulation and mobility improvement of thin MoTe<sub>2</sub>

Abstract

Two dimensional semiconducting transition metal dichalcogenides (TMDCs) have attracted enormous attention recently.[1-4] This work describes the first systematic modulation of the carrier type in MoTe<sub>2</sub>. Unipolar p- and ntype MoTe<sub>2</sub> FETs with 10<sup>5</sup> and 10<sup>6</sup> on-off ratios were achieved by using rapid thermal annealing (RTA) and Benzyl Viologen (BV) doping respectively. MoTe<sub>2</sub> is ultra-sensitive to O<sub>2</sub> at elevated temperatures (250°C). MoTe<sub>2</sub> was annealed via rapid thermal annealing at various vacuum levels to tune the MoTe<sub>2</sub> charge carriers between predominantly pristine n-type ambipolar, symmetric ambipolar, unipolar p-type, and degenerate-like ptype. Changes in the MoTe<sub>2</sub> transistor performance were related to the physical and chemical absorption and dissociation of O<sub>2</sub>, especially at tellurium vacancy sites. Benzyl viologen doping using optimized dopant concentrations and annealing conditions was used to achieve unipolar n-type MoTe<sub>2</sub> FETs with a high on-off ratio exceeding 10<sup>6</sup>. The dopant concentration and annealing conditions were varied to modulate the electron concentration over a wide range. Furthermore, Al<sub>2</sub>O<sub>3</sub> Capping was then introduced to the device surfaces for improving the carrier mobilities. Hole and electron mobilities were improved to 41 cm<sup>2</sup>/Vs and 80 cm<sup>2</sup>/Vs respectively after Al<sub>2</sub>O<sub>3</sub> capping; they are among the highest carrier mobilities of MoTe<sub>2</sub> transistors ever obtained. A lateral homogeneous MoTe<sub>2</sub> p-n diode was fabricated combining the electron and hole doping techniques, the device displays excellent diode properties with a high rectification ratio of 10<sup>4</sup> at 0 gate bias and an ideality factor of 1.2.

## References

- [1] H. M. Li, D. Lee, D. Qu, X. Liu, J. Ryu, A. Seabaugh, W. J. Yoo, Nat. Commun. 6 (2015) 6564
- [2] D. Qu, X. Liu, F. Ahmed, D. Lee, W. J. Yoo, Nanoscale 7 (2015) 19273
- [3] X. Liu, D. Qu, J. Ryu, F. Ahmed, Z. Yang, D. Lee, W. J. Yoo, Adv. Mater. 28 (2016) 2345
- [4] M. S. Choi, D. Qu, D. Lee, X. Liu, K. Watanabe, T. Taniguchi, W. J. Yoo, ACS Nano. 8 (2014) 9332

## ACKNOWLEDGEMENTS

This work was supported by the Global Research Laboratory (GRL) Program (2016K1A1A2912707) and by the Global Frontier R&D Program (2013M3A6B1078873) at the Center for Hybrid Interface Materials (HIM), funded by the Ministry of Science, ICT & Future Planning via the National Research Foundation of Korea (NRF).